MULTI-KEY IMPLEMENTATION OF AES ALGORITHM IN VERILOG

K. Reddy Rani*, Kuppam N Chandrasekar
* M.Tech scholar, GVIC, Madanapalle, A.P, India.
Assistant Professor, Dept. of ECE, GVIC, Madanapalle, A.P, India.

ABSTRACT
Increasing need of high security in communication led to the development of several cryptographic algorithms hence sending data securely over a transmission link is critically important in many applications. NIST in the beginning selected Rijndael within October 2000 and formal adoption as being the AES standard started in December 2001. FIPS PUB 197 explains a 128-bit block cipher making a use of a 128, 192, or 256-bit key. This paper presents the Rijndael algorithm ([3] and [4]), a symmetric block cipher that can process data blocks of 128 bits, using cipher keys with lengths of 128, 192, and 256 bits & each program simulation results are verified with ModelSim PE and are synthesized in Xilinx ISE 14.3 Project Navigator.

KEYWORDS: Cryptography; Rijndael, Key Schedule; Encryption; Decryption.

INTRODUCTION
Cryptography is the science of information and communication security. Cryptography is the science of secret codes, enabling the confidentiality of communication through an insecure channel. It protects against unauthorized parties by preventing unauthorized alteration of use. It uses a cryptographic system to transform a plaintext into a cipher text, using most of the time a key.

The Advanced Encryption Standard, in the following referenced[1] as AES, is the winner of the contest, held in 1997 by the US Government, after the Data Encryption Standard was found too weak because of its small key size and the technological advancements in processor power. Fifteen candidates were accepted in 1998 and based on public comments the pool was reduced to five finalists in 1999. In October 2000, one of these five algorithms was selected as the forthcoming standard: a slightly modified version of the Rijndael.

There are many architecture proposals for AES Rijndael algorithm [1], but many of them are poor in terms of area and speed. This paper proposes a different approach to increase speed by utilizing lesser resources available in FPGA. This paper is structured as follows: Section2 describes AES Rijndael algorithm. The result and conclusion are described in Section 3 and 4 respectively.

AES RIJNDAEL ALGORITHM
The AES Rijndael is a block cipher, which operates on different keys and block lengths: 128 bits, 192 bits, or 256 bits. The input to each round consists of a block of message called the state and the round key. It has to be noted that the round key changes in every round. The state can be represented as a rectangular array of bytes. This array has four rows; the number of columns is denoted by Nb and is equal to the block length divided by 32. The same could be applied to the cipher key. The number of columns of the cipher key is denoted by Nk and is equal to the key length divided by 32. The cipher consists of a number of rounds - that is denoted by Nr - which depends on both block and key lengths. Each round of Rijndael encryption function consists mainly of four different transformations: SubByte, ShiftRow, MixColumn and key addition. On the other hand, each round of Rijndael decryption function consists mainly of four different transformations: InvSubByte, InvShiftRow, InvMixColumn, and key addition.
The AES Encryption
The 128-bit data block and key are considered as a byte array, respectively called “State” and “RoundKey”, with four rows and four columns. The description of the four transformations of the Rijndael cipher and their inverses will be given below.

![Fig. 1: Algorithm for AES Encryption](image)

The AES is a computer security standard from NIST intended for protecting electronic data. Federal Information Processing Standards (FIPS) Publication 197 gives the specification of AES[1]. Rijndael encryption consist of four operations
1. Key addition
2. Substitution
3. Shift Row
4. Mix Column

**Key addition**

**Add round key**
State is represented as follows (16 bytes):

\[
\begin{array}{cccc}
S_{0,0} & S_{0,1} & S_{0,2} & S_{0,3} \\
S_{1,0} & S_{1,1} & S_{1,2} & S_{1,3} \\
S_{2,0} & S_{2,1} & S_{2,2} & S_{2,3} \\
S_{3,0} & S_{3,1} & S_{3,2} & S_{3,3}
\end{array}
\]

Internally, the AES algorithm’s operations are performed on a two-dimensional array of bytes called the State. It consists 4 rows, each containing Nb bytes, Nb columns, costituted by 32-bit words. Sr,c denotes the byte in row r and column c. The array of bytes in input is copied in the State matrix. At the end, the State matrix is copied in the output matrix.

Add round key (state, key):

![Fig. 2: Add round key](image)
Fig. 3: Round Key is added to the State using an XOR operation

Substitution
Sub bytes transformation:
Bytes are transformed using a non linear s-box

Fig. 4: Sub bytes transformation

Byte substitution using a non-linear (but invertible) S-Box (independently on each byte). S-box is represented as a 16x16 array, rows and columns indexed by hexadecimal bits. 8 bytes replaced as follows: 8 bytes define a hexadecimal number $r,c$; then $S_{r,c} = \text{binary}(\text{S-box}(r,c))$

Fig. 5: S-box substitution values for the byte xy (in hexadecimal format).

Shift rows
Shift row transformation
The rows of the state matrix is shifted Circular to Left of a number of bytes equal to the row index. The 1st row is shifted 0 positions to the left. The 2nd row is shifted 1 position to the left. The 3rd row is shifted 2 positions to the left. The 4th row is shifted 3 positions to the left.
Mix column
Mix column transformation
Bytes in columns are combined linearly. Interpret each column as a vector of length 4. Each column of State is replaced by another column obtained by multiplying that column with a matrix in a particular field (Galois Field).

The MixColumns () transformation operates on the State column-by-column, treating each column as a four-term polynomial. The columns are considered as polynomials over GF (2^8) and multiplied modulo x^4 + 1 with a fixed polynomial a(x), given by
\[ a(x) = \{03\}x^3 + \{01\}x^2 + \{01\}x + \{02\} \]

For 0 ≤ c < Nb
\[ S'_{0,c} = \{02\} \odot S_{0,c} \oplus \{03\} \odot S_{1,c} \oplus S_{2,c} \oplus S_{3,c} \]
\[ S'_{1,c} = S_{0,c} \oplus \{02\} \odot S_{1,c} \oplus \{03\} \odot S_{2,c} \oplus S_{3,c} \]
\[ S'_{2,c} = S_{0,c} \oplus S_{1,c} \oplus \{02\} \odot S_{2,c} \oplus \{03\} \odot S_{3,c} \]
\[ S'_{0,c} = \{03\} \odot S_{0,c} \oplus S_{1,c} \oplus S_{2,c} \oplus \{02\} \odot S_{3,c} \]

The AES Decryption
The Rijandael decryption consists of four inverse operations of encryption which are compliment functions of encryption. They are
1. Inverse Substitution

2. Inverse Shift Row
3. Inverse Mix Column
4. Key addition

**Inverse Substitution**

**Inverse Substitution Transformation**
The InvSubByte transformation is done using a once-pre-calculated substitution table called InvS-box. That table (or InvS-box) contains 256 numbers (from 0 to 255) and their corresponding values.

![Inverse S-box substitution values for the byte xy in Hexadecimal format](image)

**Inverse shift row**

**InvShiftRow Transformation**
In InvShiftRow transformation, the rows of the state are cyclically right shifted over different offsets. Row 0 is not shifted, row 1 is shifted over one byte, row 2 is shifted over two bytes and row 3 is shifted over three bytes.

**Inverse mix column**

**InvMixColumns () Transformation**
InvMixColumns () is the inverse of the MixColumns () transformation. InvMixColumns () operates on the State column-by-column, treating each column as a four term polynomial. The columns are considered as polynomials over GF (2^8) and multiplied modulo x^4 + 1 with a fixed polynomial a^(-1)(x), given by

\[ a^{-1}(x) = \{0b\} \cdot x^3 + \{0d\} \cdot x^2 + \{09\} \cdot x + \{0e\} \]

For 0 ≤ c < Nb
As a result of this multiplication, the four bytes in a column are replaced by the following

\[ S'_{0,c} = \begin{bmatrix} S_{0,c} \\ S_{1,c} \\ S_{2,c} \\ S_{3,c} \end{bmatrix} = \begin{bmatrix} \{0e\} \cdot S_{0,c} + \{0d\} \cdot S_{1,c} + \{09\} \cdot S_{2,c} + \{0e\} \cdot S_{3,c} \\ \{09\} \cdot S_{0,c} + \{0e\} \cdot S_{1,c} + \{0d\} \cdot S_{2,c} + \{0e\} \cdot S_{3,c} \\ \{0d\} \cdot S_{0,c} + \{09\} \cdot S_{1,c} + \{0e\} \cdot S_{2,c} + \{0e\} \cdot S_{3,c} \\ \{0e\} \cdot S_{0,c} + \{0d\} \cdot S_{1,c} + \{09\} \cdot S_{2,c} + \{0e\} \cdot S_{3,c} \end{bmatrix} \]

**Key addition**

**Inverse of the Add Round Key Transformation**
AddRoundKey (), it has its own inverse, since it only involves an application of the XOR operation.

**The Rijndael Key Schedule**

The Key Schedule is responsible for expanding a short key into a larger key, whose parts are used during the different iterations. Each key size is expanded to a different size:

- An 128 bit key is expanded to an 176 byte key.
- An 192 bit key is expanded to an 208 byte key.
- An 256 bit key is expanded to an 240 byte key.

There is a relation between the cipher key size, the number of rounds and the Expanded Key size. For an 128-bit key, there is one initial AddRoundKey operation plus there are 10 rounds and each round needs a new 16 byte key, therefore we require 10+1 Round Keys of 16 byte, which equals 176 byte. The same logic can be applied to the two other cipher key sizes. The general formula is that:

\[
\text{ExpandedKeySize} = (\text{nbrRounds}+1) \times \text{BlockSize}
\]

The AES algorithm takes the Cipher Key, \( K \), and performs a Key Expansion routine to generate a key schedule. The Key Expansion generates a total of \( Nb(Nr + 1) \) words: the algorithm requires an initial set of \( Nb \) words, and each of the \( Nr \) rounds requires \( Nb \) words of key data. The resulting key schedule consists of a linear array of 4-byte words, denoted \([w_i]\), with \( i \) in the range \( 0 < i < Nb(Nr + 1) \).

**SIMULATION RESULTS**

The AES simulation outputs is as follows by using Xilinx I4.3 ISE software,

This simulation result shows that RTL schematic black box design of overall design in which cipher_in_text, decrypter_in_text, key acts as basic input for process along with that clk, rst, key_len_sel, start_cipher, start_decrypter, start_key_exp respectively acts as system control inputs. Cipher_out_text, decrypter_out_text are outputs either cipher text or plain text depend on status of cipher_done, decryption_done
Advanced Encryption Standard (AES) is a symmetric key cipher technique used to secure and encrypt operating systems, hard drives, networking systems, files, e-mails, and other similar data. In cryptography, AES consist of three block ciphers taken from a larger collection published originally as Rijndael. Each cipher has a 128-bit block size with three different key sizes of 128, 192, and 256 bits. After expansion of Key length 128 or 192 or 256 bits stored in the memory.

AES Encryption and decryption simulation results
This is the encryption simulation did in Xilinx ISE Project navigator in which Isim Simulator is used. Initially design is reset; by making reset low key expansion is started. After key expansion done cipher (encryption) process is start by asserting the start_cipher as shown in figure 11 after 11 rounds of iterations in encryption block cipher_done become high, decipher is asserted by giving cipher_text_in to the decryptor to get back the plain text out (original data).

Figure 13 show with 192 bit key length encryption process is same as with 128 bit key shown in figure 11 in this 192 bit key length no of rounds increased by 2 from 11 to provide sufficient key data for 13 rounds from 11 rounds of encryption. Decipher is asserted by giving cipher_text_in to the decryptor to get back the plain text out (original data) shown in figure 14.
Figure 15 shows with 256 bit key length makes even strong encryption than the 192, but the process is same as shown in figure 14 except the number rounds in key expansion, encryption as well as decryption increased to 2.
CONCLUSION
The combination of a simple, portable and efficient AES cryptographic algorithm implemented in Verilog source code provides an excellent platform for high security applications. A synthesizable Verilog code is developed for the implementation of both encryption and decryption process with different modes. Each program simulation results are verified with ModelSim PE and are synthesized in Xilinx ISE.

REFERENCES
[8] Rijndaal: Beyond the AES by Joan Daemen ERG Group – Proton World Belgium Vincent Rijmen Cryptomathic NV, Belgium, and IAIK, Graz University of Technology, Austria.